

| Reg | No.: |      |      |  |
|-----|------|------|------|--|
| _   |      | <br> | <br> |  |

## APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY

THIRD SEMESTER B.TECH DEGREE EXAMINATION(R&S), DECEMBER 2019

| 111                                                          | IKI                             | SEMESTER B. TECH DEGREE EXAMINATION(R&S), DECEMBER 2019  Course Code: EE203                                                     |       |  |  |
|--------------------------------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------|--|--|
|                                                              |                                 | Course Code: EE205  Course Name: ANALOG ELECTRONICS CIRCUITS                                                                    |       |  |  |
| Ma                                                           | Max. Marks: 100  Duration: 3 Ho |                                                                                                                                 |       |  |  |
|                                                              |                                 | PART A  Answer all questions, each carries5 marks.                                                                              | Marks |  |  |
| 1                                                            |                                 | Design a clamper circuit to create a dc offset of -3V to a sine wave input of                                                   | (5)   |  |  |
|                                                              |                                 | amplitude 5V also draw the output waveform                                                                                      |       |  |  |
| 2                                                            |                                 | Draw the frequency response of CE amplifier and explain why gain falls at very high frequencies & very low frequencies.         | (5)   |  |  |
| 3                                                            |                                 | What is the concept of negative feedback in amplifiers? List out the advantages of negative feedback in amplifiers.             |       |  |  |
| 4                                                            |                                 | Show that the closed loop gain of opamp amplifier can be made independent of                                                    | (5)   |  |  |
| 5                                                            |                                 | its open loop gain.  Draw the circuit diagram of a Schmitt trigger. Why it is called as a regenerative comparator?              | (5)   |  |  |
| 6                                                            |                                 | Explain with neat circuit diagram, the operation of Logarithmic amplifier                                                       | (5)   |  |  |
| 7                                                            |                                 | How triangular wave can be generated using opamps?                                                                              | (5)   |  |  |
| 8                                                            |                                 | Determine the output frequency of the 555 astable multivibrator for C=0.01 $\mu$ F, $R_A$ =2 $k\Omega$ & $R_B$ =200 $k\Omega$ . | (5)   |  |  |
|                                                              |                                 | PART B                                                                                                                          |       |  |  |
| Answer any twofull questions, each carries10 marks.          |                                 |                                                                                                                                 |       |  |  |
| 9                                                            |                                 | Design a Voltage divider circuit for a silicon transistor with $h_{fe}=100$ and $S\leq 8$ .                                     | (10)  |  |  |
|                                                              |                                 | The desired Q-point is $V_{CE}=5V$ , $I_{C}=1mA$ . Assume $V_{CC}=10V$ and $R_{E}=1k\Omega$                                     | •     |  |  |
| 10                                                           |                                 | Explain using neat sketches, the operation & characteristics of a n-channel JFET.                                               | (10)  |  |  |
| 11                                                           | a)                              | Illustrate with neat circuit diagram how the change in base emitter voltage is                                                  | (5)   |  |  |
|                                                              |                                 | compensated in transistor amplifiers                                                                                            |       |  |  |
|                                                              | b)                              | Draw the Hybrid- $\pi$ model of BJT and explain significance of each parameters.                                                | (5)   |  |  |
| PART C  Answer any twofull questions, each carries 10 marks. |                                 |                                                                                                                                 |       |  |  |
| 12                                                           |                                 | Show that the maximum conversion efficiency of class A power amplifier can be                                                   | (10)  |  |  |
|                                                              |                                 | increased using transformer coupling.                                                                                           |       |  |  |
| 13                                                           |                                 | Draw the neat circuit diagram of RC phase shift oscillator and derive its                                                       | (10)  |  |  |

- 14 a) List out the advantages and disadvantages of a transformer coupled multistage (5) amplifier.
  - b) How CMRR and Slew rate influence the performance of an opamp? (5)

## PART D

Answer any twofull questions, each carries 10 marks.

- With neat circuit diagram, explain the operation of an Instrumentation amplifier (10) and derive an expression for its voltage gain. What are its advantages?
- Draw the internal circuit diagram of 555 IC and explain its operation as astable (10) multivibrator.
- 17 a) Explain the working of half wave precision rectifier using neat circuit diagram (5)
  - b) With neat circuit diagram explain the operation of Wien bridge oscillator using (5) opamp.

COLLEGENGINFERINGS

LIBRARY

TRIVANORUM.